Formal Semantics and Proof Techniques for Optimizing VHDL Models - Paperback

Springer
SKU:
9781461373315
|
ISBN13:
9781461373315
$117.22
(No reviews yet)
Usually Ships in 24hrs
Current Stock:
Estimated Delivery by: | Fastest delivery by:
Adding to cart… The item has been added
Buy ebook
Formal Semantics and Proof Techniques for Optimizing VHDL Models presents a formal model of VHDL that clearly specifies both the static and dynamic semantics of VHDL. It provides a mathematical framework for representing VHDL constructs and shows how those constructs can be formally manipulated to reason about VHDL. The dynamic semantics is presented as a description of what the simulation of VHDL means. In particular it specifies what values the signals of a VHDL description will take if the description were to be executed. An advantage of the approach is that the semantic model can be used to validate different simulation algorithms. The book also presents an embedding of the dynamic semantics in a proof checker which is then used to prove equivalences of classes of VHDL descriptions. Formal Semantics and Proof Techniques for Optimizing VHDL Models is written for hardware designers who are interested in the formal semantics of VHDL.


  • | Author: Kothanda Umamageswaran
  • | Publisher: Springer
  • | Publication Date: Oct 26, 2012
  • | Number of Pages: 158 pages
  • | Binding: Paperback or Softback
  • | ISBN-10: 146137331X
  • | ISBN-13: 9781461373315
Author:
Kothanda Umamageswaran
Publisher:
Springer
Publication Date:
Oct 26, 2012
Number of pages:
158 pages
Binding:
Paperback or Softback
ISBN-10:
146137331X
ISBN-13:
9781461373315