
Source-Synchronous Networks-On-Chip: Circuit And Architectural Interconnect Modeling
Springer
ISBN13:
9781493948178
$118.37
This book describes novel methods for network-on-chip (NoC) design, using source-synchronous high-speed resonant clocks. The authors discuss NoCs from the bottom up, providing circuit level details, before providing architectural simulations. As a result, readers will get a complete picture of how a NoC can be designed and optimized. Using the methods described in this book, readers are enabled to design NoCs that are 5X better than existing approaches in terms of latency and throughput and can also sustain a significantly greater amount of traffic.
- | Author: Ayan Mandal|Sunil P. Khatri|Rabi Mahapatra
- | Publisher: Springer
- | Publication Date: Aug 23, 2016
- | Number of Pages: 156 pages
- | Language: English
- | Binding: Paperback/Technology & Engineering
- | ISBN-10: 1493948172
- | ISBN-13: 9781493948178
- Author:
- Ayan Mandal|Sunil P. Khatri|Rabi Mahapatra
- Publisher:
- Springer
- Publication Date:
- Aug 23, 2016
- Number of pages:
- 156 pages
- Language:
- English
- Binding:
- Paperback/Technology & Engineering
- ISBN-10:
- 1493948172
- ISBN-13:
- 9781493948178