Digital System Test And Testable Design: Using Hdl Models And Architectures

Springer
SKU:
9781489979278
|
ISBN13:
9781489979278
$97.68
(No reviews yet)
Condition:
New
Usually Ships in 24hrs
Current Stock:
Estimated Delivery by: | Fastest delivery by:
Adding to cart… The item has been added
Buy ebook
This book is about digital system testing and testable design. The concepts of testing and testability are treated together with digital design practices and methodologies. The book uses Verilog models and testbenches for implementing and explaining fault simulation and test generation algorithms. Extensive use of Verilog and Verilog PLI for test applications is what distinguishes this book from other test and testability books. Verilog eliminates ambiguities in test algorithms and BIST and DFT hardware architectures, and it clearly describes the architecture of the testability hardware and its test sessions. Describing many of the on-chip decompression algorithms in Verilog helps to evaluate these algorithms in terms of hardware overhead and timing, and thus feasibility of using them for System-on-Chip designs. Extensive use of testbenches and testbench development techniques is another unique feature of this book. Using PLI in developing testbenches and virtual testers provides a powerful programming tool, interfaced with hardware described in Verilog. This mixed hardware/software environment facilitates description of complex test programs and test strategies.
  • | Author: Zainalabedin Navabi
  • | Publisher: Springer
  • | Publication Date: Aug 23, 2016
  • | Number of Pages: 452 pages
  • | Language: English
  • | Binding: Paperback/Technology & Engineering
  • | ISBN-10: 1489979271
  • | ISBN-13: 9781489979278
Author:
Zainalabedin Navabi
Publisher:
Springer
Publication Date:
Aug 23, 2016
Number of pages:
452 pages
Language:
English
Binding:
Paperback/Technology & Engineering
ISBN-10:
1489979271
ISBN-13:
9781489979278